

Vishay Siliconix

# N-Channel 150 V (D-S) MOSFET

# **DESCRIPTION**

The attached SPICE model describes the typical electrical characteristics of the n-channel vertical DMOS. The subcircuit model is extracted and optimized over the - 55 °C to 125 °C temperature ranges under the pulsed 0 V to 10 V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.

A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched  $C_{\rm gd}$  model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.

# **CHARACTERISTICS**

- N-Channel Vertical DMOS
- Macro Model (Subcircuit Model)
- Level 3 MOS
- Apply for both Linear and Switching Application
- Accurate over the 55 °C to + 125 °C Temperature Range
- Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics

# SUBCIRCUIT MODEL SCHEMATIC



#### Note

This document is intended as a SPICE modeling guideline and does not constitute a commercial product datasheet. Designers should refer
to the appropriate datasheet of the same number for guaranteed specification limits.



# **SPICE Device Model Si7430DP**

www.vishay.com Vishay Siliconix

| <b>SPECIFICATIONS</b> (T <sub>J</sub> = 25 °C, unless otherwise noted) |                     |                                                                     |                |                  |      |
|------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------|----------------|------------------|------|
| PARAMETER                                                              | SYMBOL              | TEST CONDITIONS                                                     | SIMULATED DATA | MEASURED<br>DATA | UNIT |
| Static                                                                 |                     |                                                                     |                |                  |      |
| Gate Threshold Voltage                                                 | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}, I_D = 250 \mu A$                                  | 3              | -                | V    |
| On-State Drain Current <sup>a</sup>                                    | I <sub>D(on)</sub>  | V <sub>DS</sub> = 10 V, V <sub>GS</sub> = 10 V                      | 136            | -                | Α    |
| Drain-Source On-State Resistance <sup>a</sup>                          | R <sub>DS(on)</sub> | $V_{GS} = 10 \text{ V}, I_D = 5 \text{ A}$                          | 0.036          | 0.036            | Ω    |
|                                                                        |                     | V <sub>GS</sub> = 8 V, I <sub>D</sub> = 5 A                         | 0.037          | 0.0375           |      |
| Forward Transconductance <sup>a</sup>                                  | 9 <sub>fs</sub>     | $V_{DS} = 15 \text{ V}, I_{D} = 5 \text{ A}$                        | 19             | 23               | S    |
| Diode Forward Voltage                                                  | V <sub>SD</sub>     | I <sub>S</sub> = 2.6 A                                              | 0.73           | 0.77             | V    |
| Dynamic <sup>b</sup>                                                   |                     |                                                                     |                |                  |      |
| Input Capacitance                                                      | C <sub>iss</sub>    | V <sub>DS</sub> = 50 V, V <sub>GS</sub> = 0 V, f = 1 MHz            | 1725           | 1735             | pF   |
| Output Capacitance                                                     | C <sub>oss</sub>    |                                                                     | 165            | 160              |      |
| Reverse Transfer Capacitance                                           | C <sub>rss</sub>    |                                                                     | 34             | 37               |      |
| Total Gate Charge                                                      | $Q_g$               | $V_{DS} = 75 \text{ V}, V_{GS} = 10 \text{ V}, I_D = 5 \text{ A}$   | 28             | 28.5             | nC   |
|                                                                        |                     | V <sub>DS</sub> = 75 V, V <sub>GS</sub> = 8 V, I <sub>D</sub> = 5 A | 24             | 23               |      |
| Gate-Source Charge                                                     | Q <sub>gs</sub>     |                                                                     | 8              | 8                |      |
| Gate-Drain Charge                                                      | Q <sub>qd</sub>     |                                                                     | 6.5            | 6.5              |      |

# Notes

- a. Pulse test; pulse width  $\leq 300~\mu s,$  duty cycle  $\leq 2~\%.$
- b. Guaranteed by design, not subject to production testing.

Vishay Siliconix

# COMPARISON OF MODEL WITH MEASURED DATA (T<sub>J</sub> = 25 °C, unless otherwise noted)













#### Note

• Dots and squares represent measured data.